

## STSPIN820

# Advanced 256 microsteps integrated motor driver with step-clock and direction interface





## Features

- Operating voltage from 7 to 45 V
- Maximum output current 1.5 A<sub>rms</sub>
- $R_{DSon} HS + LS = 1 \Omega typ.$
- Microstepping up to 1/256<sup>th</sup> of step
- Current control with programmable OFF time
- Current sensing based on external shunt resistor
- Full protection set
- Non-dissipative overcurrent protection
- Short-circuit protection
- Undervoltage lockout
- Thermal shutdown
- Standby low consumption

### **Applications**

- 3D printers
- Medical equipment
- Industrial 2D printers
- Textile and sewing machines
- CCTV, security and dome cameras
- ATM and cash handling machines
- Office and home automation
- POS
- Robotics

## Description

The STSPIN820 is a stepper motor driver which integrates, in a small QFN 4 x 4 mm package, both control logic and a low  $R_{DSon}$  power stage.

The integrated controller implements a PWM current control with fixed OFF time and a microstepping resolution up to 1/256<sup>th</sup> of the step.

The device can be forced into a low consumption state.

The device offers a complete set of protection features including overcurrent, overtemperature and short-circuit protection.

This is information on a product in full production.

## Contents

| 1  | Block | ( diagram                                    |
|----|-------|----------------------------------------------|
| 2  | Elect | rical data                                   |
|    | 2.1   | Absolute maximum ratings 6                   |
|    | 2.2   | Recommended operating conditions             |
|    | 2.3   | Thermal data                                 |
|    | 2.4   | ESD protection ratings                       |
| 3  | Elect | rical characteristics8                       |
| 4  | Pin c | onnection                                    |
| 5  | Func  | tional description                           |
|    | 5.1   | Power supply and standby 12                  |
|    | 5.2   | Microstepping sequencer                      |
|    | 5.3   | PWM current control 16                       |
|    | 5.4   | Overcurrent and short-circuit protections    |
|    | 5.5   | Thermal shutdown                             |
|    | 5.6   | ESD protection strategy 23                   |
| 6  | Туріс | al applications                              |
| 7  | Layo  | ut recommendations                           |
| 8  | Pack  | age information                              |
|    | 8.1   | TFQFPN 4 x 4 x 1.05- 24L package information |
| 9  | Orde  | ring information                             |
| 10 | Revis | sion history                                 |

## List of tables

| Table 1.  | Absolute maximum ratings                                            | . 6 |
|-----------|---------------------------------------------------------------------|-----|
| Table 2.  | Recommended operating conditions                                    | . 6 |
| Table 3.  | Thermal data                                                        | . 6 |
| Table 4.  | ESD protection ratings                                              | . 7 |
| Table 5.  | Electrical characteristics                                          | . 8 |
| Table 6.  | Pin description                                                     | 10  |
| Table 7.  | Step mode selection through MODEx inputs                            | 13  |
| Table 8.  | Target reference and current direction according to sequencer value |     |
|           | (full-step mode)                                                    | 14  |
| Table 9.  | Target reference and current direction according to sequencer value |     |
|           | (not full-step mode)                                                | 14  |
| Table 10. | Example                                                             | 15  |
| Table 11. | ON, slow decay and fast decay states                                | 16  |
| Table 12. | Typical application values                                          | 24  |
| Table 13. | TFQFPN 4 x 4 x 1.05 - 24L package mechanical data                   | 27  |
| Table 14. | Device summary                                                      | 28  |
| Table 15. | Document revision history                                           | 28  |
|           |                                                                     |     |



## List of figures

| Figure 1.  | Block diagram                                                                            | . 5 |
|------------|------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Pin connection (top view)                                                                | 10  |
| Figure 3.  | UVLO protection management                                                               | 12  |
| Figure 4.  | MODEx, STCK and DIR timing diagram                                                       | 13  |
| Figure 5.  | PWM current control sequence in mixed decay (DECAY = '0')                                | 17  |
| Figure 6.  | OFF time regulation circuit                                                              | 18  |
| Figure 7.  | OFF time vs R <sub>OFF</sub> value                                                       | 18  |
| Figure 8.  | Overcurrent and short-circuit protections management                                     | 19  |
| Figure 9.  | Disable time versus R <sub>EN</sub> and C <sub>EN</sub> values (V <sub>DD</sub> = 3.3 V) | 20  |
| Figure 10. | Overcurrent threshold versus temperature normalized at 25 °C                             | 21  |
| Figure 11. | Thermal shutdown management                                                              | 22  |
| Figure 12. | ESD protection strategy                                                                  | 23  |
| Figure 13. | Typical application schematic                                                            | 24  |
| Figure 14. | PCB layout example (top layer)                                                           | 25  |
| Figure 15. | TFQFPN 4 x 4 x 1.05- 24L package outline                                                 | 26  |
| Figure 16. | TFQFPN 4 x 4 x 1.05 - 24L suggested footprint                                            | 27  |
|            |                                                                                          |     |



## 1 Block diagram



Figure 1. Block diagram



Г

\_\_\_\_\_

## 2 Electrical data

### 2.1 Absolute maximum ratings

| Table 1. Absolute maximum ratings |          |
|-----------------------------------|----------|
| Paramotor                         | Tost con |

| Symbol                | Parameter                                                     | Test condition | Value       | Unit             |
|-----------------------|---------------------------------------------------------------|----------------|-------------|------------------|
| V <sub>S</sub>        | Supply voltage                                                | -              | -0.3 to 48  | V                |
| V <sub>IN</sub>       | Logic input voltage                                           | -              | -0.3 to 5.5 | V                |
| V <sub>OUT,diff</sub> | Differential voltage between VS, OUTx1, OUTx2 and SENSEx pins | -              | up to 48    | V                |
| V <sub>SENSE</sub>    | Sense pins voltage                                            | -              | -2 to 2     | V                |
| V <sub>REF</sub>      | Reference voltage input                                       | -              | -0.3 to 2   | V                |
| I <sub>OUT,RMS</sub>  | Continuous power stage output current (each full-bridge)      | -              | 1.5         | A <sub>rms</sub> |
| Тј                    | Junction temperature                                          | -              | -40 to 150  | °C               |
| T <sub>STG</sub>      | Storage temperature                                           | -              | -55 to 150  | °C               |

### 2.2 Recommended operating conditions

Table 2. Recommended operating conditions

| Symbol             | Parameter               | Min. | Тур. | Max. | Unit |
|--------------------|-------------------------|------|------|------|------|
| V <sub>S</sub>     | Supply voltage          | 7    | -    | 45   | V    |
| V <sub>IN</sub>    | Logic input voltage     | -    | -    | 5    | V    |
| V <sub>SENSE</sub> | Sense pins voltage      | -1   | -    | +1   | V    |
| V <sub>REF</sub>   | Reference voltage input | 0.1  | -    | 1    | V    |

## 2.3 Thermal data

#### Table 3. Thermal data

| Symbol               | Parameter                                         | Conditions                                                       | Value | Unit |
|----------------------|---------------------------------------------------|------------------------------------------------------------------|-------|------|
| R <sub>thJA</sub>    | Junction to ambient thermal resistance            | Natural convection, according to JESD51-2A <sup>(1)</sup>        | 36.5  | °C/W |
| R <sub>thJCtop</sub> | Junction to case thermal resistance (top side)    | Cold plate on top package, according to JESD51-12 <sup>(1)</sup> | 27.6  | °C/W |
| R <sub>thJCbot</sub> | Junction to case thermal resistance (bottom side) | Cold plate on exposed pad, according to JESD51-12 <sup>(1)</sup> | 5.9   | °C/W |
| R <sub>thJB</sub>    | Junction to board thermal resistance              | according to JESD51-8 <sup>(1)</sup>                             | 13.6  | °C/W |
| $\Psi_{JT}$          | Junction to top characterization                  | According to JESD51-2A <sup>(1)</sup>                            | 1     | °C/W |
| $\Psi_{JB}$          | Junction to board characterization                | According to JESD51-2A <sup>(1)</sup>                            | 13.7  | °C/W |

1. Simulated on a 76.2 x 114.3 x 1.6 mm, with vias underneath the component, the 2s2p board as per the standard JEDEC (JESD51-7) in natural convection.



## 2.4 ESD protection ratings

| Symbol | Parameter           | Conditions                                                                            | Class | Value | Unit |
|--------|---------------------|---------------------------------------------------------------------------------------|-------|-------|------|
| HBM    | Human body model    | Conforming to ANSI/ESDA/JEDEC JS001                                                   | H2    | 2     | kV   |
| 0.514  |                     | Conforming to ANSI/ESDA/JEDEC JS002<br>All pins                                       | C2a   | 500   | V    |
| CDM    | Charge device model | Conforming to ANSI/ESDA/JEDEC JS002<br>Corner pins only (1, 6, 7, 12, 13, 18, 19, 24) | -     | 750   | V    |
| MM     | Machine model       | Conforming to EIA/JESD22-A115-C                                                       | NC    | 200   | V    |

### Table 4. ESD protection ratings



## 3 Electrical characteristics

Testing conditions: V\_S = 36 V, T\_j = 25 °C, unless otherwise specified.

| Symbol                     | Parameter                                    | Test condition                                              | Min. | Тур. | Max. | Unit |
|----------------------------|----------------------------------------------|-------------------------------------------------------------|------|------|------|------|
| General                    |                                              |                                                             |      |      |      | •    |
| V <sub>Sth(ON)</sub>       | V <sub>S</sub> turn-on threshold             | $V_S$ rising from 0 V                                       | -    | 6.0  | 6.5  | V    |
| V <sub>Sth(HYST)</sub>     | V <sub>S</sub> turn-off threshold hysteresis | V <sub>S</sub> falling from 7 V                             | -    | 0.4  | -    | V    |
| I <sub>S</sub>             |                                              | No commutations<br>EN = 0<br>R <sub>TOFF</sub> = 10 kΩ      | -    | 2.3  | 2.75 | mA   |
| 'S                         | V <sub>S</sub> supply current                | No commutations<br>EN = 1<br>R <sub>TOFF</sub> = 10 kΩ      | -    | 2.7  | 3    |      |
| V <sub>STBYL</sub>         | Standby low voltage                          | -                                                           | -    | -    | 0.8  | V    |
| V <sub>STBYH</sub>         | Standby high voltage                         | -                                                           | 2    | -    |      | V    |
| I <sub>S, STBY</sub>       | V <sub>S</sub> supply standby current        | STBY = '0'                                                  | -    | -    | 45   | μA   |
| Power stag                 | ge                                           |                                                             |      |      |      | •    |
| 5                          | Total on resistance HS + LS                  | V <sub>S</sub> = 21 V<br>I <sub>OUT</sub> = 1 A             | -    | 1    | 1.3  |      |
| R <sub>DSon</sub><br>HS+LS |                                              | $V_{S} = 21 V$<br>$I_{OUT} = 1 A$<br>$T_{j} = 125 °C^{(1)}$ | -    | 1.4  | 1.6  | Ω    |
|                            | Output leakage current                       | OUTx = V <sub>S</sub> = 48 V                                | -    | -    | 20   | •    |
| I <sub>DSS</sub>           |                                              | OUTx = -0.3 V                                               | -1   | -    | -    | μA   |
| $V_{DF}$                   | Freewheeling diode forward voltage           | I <sub>D</sub> = 1.5 A                                      | -    | 1    | -    | V    |
| t <sub>rise</sub>          | Rise time                                    | V <sub>S</sub> = 21 V                                       | -    | 120  | -    | ns   |
| t <sub>fall</sub>          | Fall time                                    | V <sub>S</sub> = 21 V                                       | -    | 60   | -    | ns   |
| Logic IO                   |                                              |                                                             |      |      |      |      |
| V <sub>IH</sub>            | High logic level input voltage               | -                                                           | 2    | -    |      | V    |
| V <sub>IL</sub>            | Low logic level input voltage                | -                                                           | -    | -    | 0.8  | V    |
| V <sub>OL</sub>            | FAULT low logic level output voltage         | I <sub>OL</sub> = 4 mA                                      | -    | -    | 0.3  | V    |
| V <sub>RELEASE</sub>       | FAULT open-drain release voltage             | -                                                           | -    | -    | 0.6  | V    |
| R <sub>STBY</sub>          | STBY pull-down resistance                    | -                                                           | -    | 60   | -    | kΩ   |
| I <sub>EN</sub>            | Enable pull-down current                     | -                                                           | -    | 5    | -    | μA   |
| t <sub>ENd</sub>           | Enable input propagation delay               | From EN falling edge to OUTx high impedance                 | -    | 400  | -    | ns   |

#### Table 5. Electrical characteristics



| Symbol                  | Parameter                        | Test condition                        | Min. | Тур.                   | Max. | Unit |
|-------------------------|----------------------------------|---------------------------------------|------|------------------------|------|------|
| t <sub>MODE,su</sub>    | MODE inputs setup time           | (2)                                   | 20   | -                      | -    | ns   |
| t <sub>MODE,ho</sub>    | MODE inputs hold time            | (2)                                   | 20   | -                      | -    | ns   |
| t <sub>DIR,su</sub>     | DIR input setup time             | (2)                                   | 20   | -                      | -    | ns   |
| t <sub>DIR,ho</sub>     | DIR input hold time              | (2)                                   | 20   | -                      | -    | ns   |
| t <sub>sтскн</sub>      | STCK input high time             | (2)                                   | 20   | -                      | -    | ns   |
| t <sub>STCKL</sub>      | STCK input low time              | (2)                                   | 20   | -                      | -    | ns   |
| f <sub>STCK</sub>       | STCK input frequency             | (2)                                   | -    | -                      | 4    | MHz  |
| t <sub>STCK,d</sub>     | STCK propagation delay           | -                                     | -    | 100                    | -    | ns   |
| PWM curre               | ent control                      |                                       |      |                        | •    |      |
| 4                       |                                  | ROFF = 10 kΩ                          | -    | 13                     | -    | μs   |
| t <sub>OFF</sub>        | Total OFF time                   | ROFF = 160 kΩ                         | -    | 146                    | -    | μs   |
| $\Delta t_{OFF}$        | OFF time precision               | Full temperature range <sup>(1)</sup> | -20% | -                      | +20% | -    |
| t <sub>OFF,jitter</sub> | Total OFF time jittering         | -                                     | -    | ± 2%                   | -    | -    |
| +                       | Slow decay time <sup>(3)</sup>   | DECAY = '0'                           | -    | 5/8 × t <sub>OFF</sub> | -    | μs   |
| t <sub>OFF,SLOW</sub>   |                                  | DECAY = '1'                           | -    | t <sub>OFF</sub>       | -    | μs   |
| +                       | Fast decay time <sup>(3)</sup>   | DECAY = '0'                           | -    | 3/8 × t <sub>OFF</sub> | -    | μs   |
| t <sub>OFF,FAST</sub>   | Fast decay time ?                | DECAY = '1'                           | -    | 0                      | -    | μs   |
| Protection              | S                                |                                       |      |                        | •    | •    |
| T <sub>jSD</sub>        | Thermal shutdown threshold       | -                                     | -    | 160                    | -    | °C   |
| T <sub>jSD,Hyst</sub>   | Thermal shutdown hysteresis      | -                                     | -    | 40                     | -    | °C   |
| I <sub>OC</sub>         | Overcurrent protection threshold | -                                     | -    | 3                      | 3.5  | Α    |

Table 5. Electrical characteristics (continued)

1. Based on characterization data on a limited number of samples, not tested during production.

2. See Figure 4 on page 13.

3. See Figure 5 on page 17.



#### **Pin connection** 4



Figure 2. Pin connection (top view)

The exposed pad must be connected to ground. Note:

#### Table 6. Pin description

| No.       | Name    | Туре         | Function                                                |  |  |
|-----------|---------|--------------|---------------------------------------------------------|--|--|
| 1         | REF     | Analog input | Reference voltage for the PWM current control circuitry |  |  |
| 2, 3 EPAD | GND     | Ground       | Device ground                                           |  |  |
| 4         | SNSA    | Analog input | Full-bridge A current regulator sense input             |  |  |
| 5         | SENSEA1 | Power output | Sense output of the bridge A                            |  |  |
| 6         | SENSEA2 | Power output | Sense output of the bridge A                            |  |  |
| 7         | OUTA1   | Power output | Power bridge output side A1                             |  |  |
| 8         | OUTA2   | Power output | Power bridge output side A2                             |  |  |
| 9         | VS      | Supply       | Device supply voltage                                   |  |  |
| 10        | VS      | Supply       | Device supply voltage                                   |  |  |
| 11        | OUTB2   | Power output | Power bridge output side B2                             |  |  |



| Table 6. Pin description | (continued) |
|--------------------------|-------------|
|--------------------------|-------------|

| No. | Name       | Туре                                 | Function                                                                                                                                                                                                              |  |  |  |  |
|-----|------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 12  | OUTB1      | Power output                         | Power bridge output side B1                                                                                                                                                                                           |  |  |  |  |
| 13  | SENSEB2    | Power output                         | Sense output of the bridge B                                                                                                                                                                                          |  |  |  |  |
| 14  | SENSEB1    | Power output                         | Sense output of the bridge B                                                                                                                                                                                          |  |  |  |  |
| 15  | SNSB       | Analog input                         | Full-bridge B current regulator sense input                                                                                                                                                                           |  |  |  |  |
| 16  | STBY\RESET | Logic input                          | Standby\reset input.<br>When forced low the device enters in low consumption<br>mode.                                                                                                                                 |  |  |  |  |
| 17  | EN\FAULT   | Logic input\<br>open-drain<br>output | Logic input 5 V compliant with open-drain output.<br>This is the power stage enable (when low, the power<br>stage is turned off) and is forced low through the<br>integrated open-drain MOSFET when a failure occurs. |  |  |  |  |
| 18  | DECAY      | Logic input                          | Decay mode selection input.<br>High logic level sets slow decay mode; low logic level<br>sets mixed decay mode (see <i>Section 5.3 on page 16</i><br>for more details).                                               |  |  |  |  |
| 19  | STCK       | Logic input                          | Step clock input                                                                                                                                                                                                      |  |  |  |  |
| 20  | DIR        | Logic input                          | Direction input                                                                                                                                                                                                       |  |  |  |  |
| 21  | MODE1      | Logic input                          | Step mode selection input 1                                                                                                                                                                                           |  |  |  |  |
| 22  | MODE2      | Logic input                          | Step mode selection input 2                                                                                                                                                                                           |  |  |  |  |
| 23  | MODE3      | Logic input                          | Step mode selection input 3                                                                                                                                                                                           |  |  |  |  |
| 24  | TOFF       | Analog input                         | Internal oscillator frequency adjustment                                                                                                                                                                              |  |  |  |  |



## 5 Functional description

The STSPIN820 is a stepper motor driver integrating a microstepping sequencer (up to 1/256<sup>th</sup> step), two PWM current controllers and a power stage composed by two fully-protected full-bridges.

### 5.1 Power supply and standby

The device is supplied through the VS pins, the two pins must be at the same voltage.

At power-up the power stage is disabled and the FAULT pin is forced low until the VS voltage rises above the  $V_{Sth(ON)}$  threshold.

If the V<sub>S</sub> falls below the V<sub>Sth(ON)</sub> - V<sub>Sth(HYST)</sub> value the power stage is immediately disabled and the FAULT pins are forced low.





The device provides a low consumption mode which is set forcing the STBY\RESET input below the  $V_{\mbox{STBYL}}$  threshold.

When the device is in standby status the power stage is disabled (outputs are in high impedance) and the supply to the integrated control circuitry is strongly reduced. When the device exits the standby status, all of the control circuitry is reset at power-up condition.



### 5.2 Microstepping sequencer

At each STCK rising edge, the sequencer of the device is increased (DIR input high) or decreased (DIR input low) of a module selected through the MODEx inputs as listed in *Table 7*.

The sequencer is a 10-bit counter that sets the reference value of the PWM current controller and the direction of the current for both of the full-bridges.

*Note:* The MODE1, MODE2 and MODE3 configuration can be changed in any time and it is immediately applied.

| MODE3 | MODE2 | MODE1 | Step mode                | Counter module (binary) |  |  |  |  |
|-------|-------|-------|--------------------------|-------------------------|--|--|--|--|
| 0     | 0     | 0     | Full-step                | 010000000               |  |  |  |  |
| 0     | 0     | 1     | ½ step                   | 001000000               |  |  |  |  |
| 0     | 1     | 0     | 1⁄4 step                 | 0001000000              |  |  |  |  |
| 0     | 1     | 1     | 1/8 <sup>th</sup> step   | 0000100000              |  |  |  |  |
| 1     | 0     | 0     | 1/16 <sup>th</sup> step  | 0000010000              |  |  |  |  |
| 1     | 0     | 1     | 1/32 <sup>nd</sup> step  | 0000001000              |  |  |  |  |
| 1     | 1     | 0     | 1/128 <sup>th</sup> step | 000000010               |  |  |  |  |
| 1     | 1     | 1     | 1/256 <sup>th</sup> step | 000000001               |  |  |  |  |

| Table 7. Step mode selection through MODEx inputs | , |
|---------------------------------------------------|---|
|---------------------------------------------------|---|

#### Figure 4. MODEx, STCK and DIR timing diagram





When the full-step mode is set, the reference value of the PWM current controllers and the direction of the currents are set as listed in *Table 8*.

| Table 8. Target reference and current direction according to sequencer value (full-step mode) |
|-----------------------------------------------------------------------------------------------|
|-----------------------------------------------------------------------------------------------|

|                 | Saguanaan valua |   |   |   | Phas | se A              | Phase B           |                   |                   |                         |                     |                         |                     |
|-----------------|-----------------|---|---|---|------|-------------------|-------------------|-------------------|-------------------|-------------------------|---------------------|-------------------------|---------------------|
| Sequencer value |                 |   |   |   |      | Reference voltage | Current direction | Reference voltage | Current direction |                         |                     |                         |                     |
| 0               | 0               | Х | Х | Х | Х    | Х                 | Х                 | Х                 | Х                 | 100% × V <sub>REF</sub> | $A1 \rightarrow A2$ | 100% × V <sub>REF</sub> | $B1 \rightarrow B2$ |
| 0               | 1               | Х | Х | Х | х    | х                 | х                 | х                 | х                 | 100% × V <sub>REF</sub> | $A1 \rightarrow A2$ | 100% × V <sub>REF</sub> | B1 ← B2             |
| 1               | 0               | Х | Х | Х | Х    | х                 | х                 | Х                 | х                 | 100% × V <sub>REF</sub> | A1 ← A2             | 100% × V <sub>REF</sub> | B1 ← B2             |
| 1               | 1               | Х | Х | Х | Х    | Х                 | Х                 | Х                 | х                 | 100% × V <sub>REF</sub> | A1 ← A2             | 100% × V <sub>REF</sub> | $B1 \rightarrow B2$ |

When the step mode is different from the full-step mode the values listed in *Table 9* are used.

| Table 9. Target reference and cur | rent direction according t | o sequencer value | (not full-step mode) |
|-----------------------------------|----------------------------|-------------------|----------------------|
|                                   |                            |                   | (                    |

|   |                 |     |   |                                                          |   | Phase A             |                                               | Phase B             |                                                                                                             |                              |         |                              |                     |
|---|-----------------|-----|---|----------------------------------------------------------|---|---------------------|-----------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------|------------------------------|---------|------------------------------|---------------------|
|   | Sequencer value |     |   |                                                          |   | Reference voltage   | Current direction                             | Reference voltage   | Reference<br>voltage                                                                                        |                              |         |                              |                     |
| 0 | 0               | 0   | 0 | 0                                                        | 0 | 0                   | 0                                             | 0                   | 0                                                                                                           | Zero (power bridge disabled) | -       | 100% × V <sub>REF</sub>      | $B1 \rightarrow B2$ |
| 0 | 0               | N   |   | N Sin (N/256 × π/2) × V <sub>REF</sub> A1 $\rightarrow$  |   | $A1 \rightarrow A2$ | -                                             | $B1 \rightarrow B2$ |                                                                                                             |                              |         |                              |                     |
| 0 | 1               | 0   | 0 | 0 0 0 0 0 0 0                                            |   | 0                   | 100% × V <sub>REF</sub>                       | $A1 \rightarrow A2$ | Zero (power bridge disabled)                                                                                | -                            |         |                              |                     |
| 0 | 1               | 1 N |   | Ν                                                        |   |                     | Sin (π/2 + N/256 × π/2) ×<br>V <sub>REF</sub> | $A1 \rightarrow A2$ | Cos (π/2 + N/256 × π/2) ×<br>V <sub>REF</sub>                                                               | B1 ← B2                      |         |                              |                     |
| 1 | 0               | 0   | 0 | 0                                                        | 0 | 0                   | 0                                             | 0                   | 0                                                                                                           | Zero (power bridge disabled) | -       | 100% × V <sub>REF</sub>      | B1 ← B2             |
| 1 | 0               | 0 N |   | N Sin (N/256 × π/2) × V <sub>REF</sub> A1 $\leftarrow$ A |   | A1 ← A2             | Cos (N/256 × $\pi/2$ ) × V <sub>REF</sub>     | B1 ← B2             |                                                                                                             |                              |         |                              |                     |
| 1 | 1               | 0   | 0 | 0                                                        | 0 | 0                   | 0                                             | 0                   | 0                                                                                                           | 100% × V <sub>REF</sub>      | A1 ← A2 | Zero (power bridge disabled) | -                   |
| 1 | 1               | N   |   |                                                          |   |                     | Sin (π/2 + N/256 × π/2) ×<br>V <sub>REF</sub> | A1 ← A2             | $\frac{\text{Cos} (\pi/2 + \text{N}/256 \times \pi/2) \times \text{V}_{\text{REF}}}{\text{V}_{\text{REF}}}$ | $B1 \rightarrow B2$          |         |                              |                     |

The DECAY input determinates the behavior of the PWM current control as described in *Section 5.3*.

When the EN\FAULT input is forced low the power stage is immediately disabled (all MOSFETs are turned off). The pin is also used as FAULT indication through the integrated open-drain MOSFET as described in *Section 5.4 on page 19* and *Section 5.5 on page 22*.

*Table 10* shows the target reference and sequencer values for the 1/2-, 1/4- and 1/8-step operation. Higher microstepping resolutions follow the same pattern. The reset state (home state) for all stepping mode is entered at power-up or when the device exits the standby status.



| Table 10. Example |          |          |              |              |                       |  |  |
|-------------------|----------|----------|--------------|--------------|-----------------------|--|--|
| 1/2 step          | 1/4 step | 1/8 step | VREF phase A | VREF phase B | Sequencer value       |  |  |
| 1                 | 1        | 1        | 0%           | 100%         | 0000000000 home state |  |  |
| -                 | -        | 2        | 19.509%      | 98.079%      | 0000100000            |  |  |
| -                 | 2        | 3        | 38.268%      | 92.388%      | 0001000000            |  |  |
| -                 | -        | 4        | 55.557%      | 83.147%      | 0001100000            |  |  |
| 2                 | 3        | 5        | 70.711%      | 70.711%      | 001000000             |  |  |
| -                 | -        | 6        | 83.147%      | 55.557%      | 0010100000            |  |  |
| -                 | 4        | 7        | 92.388%      | 38.268%      | 0011000000            |  |  |
| -                 | -        | 8        | 98.079%      | 19.509%      | 0011100000            |  |  |
| 3                 | 5        | 9        | 100%         | 0%           | 010000000             |  |  |
| -                 | -        | 10       | 98.079%      | -19.509%     | 0100100000            |  |  |
| -                 | 6        | 11       | 92.388%      | -38.268%     | 0101000000            |  |  |
| -                 | -        | 12       | 83.147%      | -55.557%     | 0101100000            |  |  |
| 4                 | 7        | 13       | 70.711%      | -70.711%     | 0110000000            |  |  |
| -                 | -        | 14       | 55.557%      | -83.147%     | 0110100000            |  |  |
| -                 | 8        | 15       | 38.268%      | -92.388%     | 0111000000            |  |  |
| -                 | -        | 16       | 19.509%      | -98.079%     | 0111100000            |  |  |
| 5                 | 9        | 17       | 0%           | -100%        | 100000000             |  |  |
| -                 | -        | 18       | -19.509%     | -98.079%     | 1000100000            |  |  |
| -                 | 10       | 19       | -38.268%     | -92.388%     | 1001000000            |  |  |
| -                 | -        | 20       | -55.557%     | -83.147%     | 1001100000            |  |  |
| 6                 | 11       | 21       | -70.711%     | -70.711%     | 101000000             |  |  |
| -                 | -        | 22       | -83.147%     | -55.557%     | 1010100000            |  |  |
| -                 | 12       | 23       | -92.388%     | -38.268%     | 1011000000            |  |  |
| -                 | -        | 24       | -98.079%     | -19.509%     | 1011100000            |  |  |
| 7                 | 13       | 25       | -100%        | 0%           | 110000000             |  |  |
| -                 | -        | 26       | -98.079%     | 19.509%      | 1100100000            |  |  |
| -                 | 14       | 27       | -92.388%     | 38.268%      | 110100000             |  |  |
| -                 | -        | 28       | -83.147%     | 55.557%      | 1101100000            |  |  |
| 8                 | 15       | 29       | -70.711%     | 70.711%      | 1110000000            |  |  |
| -                 | -        | 30       | -55.557%     | 83.147%      | 1110100000            |  |  |
| -                 | 16       | 31       | -38.268%     | 92.388%      | 1111000000            |  |  |
| -                 | -        | 32       | -19.509%     | 98.079%      | 1111100000            |  |  |

Table 10. Example

Note:

The positive number means that the output current is flowing from OUTx1 to OUTx2, vice versa the negative numbers mean that the current is flowing from OUTx2 to OUTx1.



### 5.3 **PWM current control**

The device implements two independent PWM current controllers, one for each full-bridge.

The voltage of the sense pins ( $V_{SNSA}$  and  $V_{SNSB}$ ) is compared to the respective internal reference voltage based on the sequencer value (see *Table 8* and *Table 9*).

When  $V_{SNSX} > V_{REFX}$  the integrated comparator is triggered, the OFF time counter is started and the decay sequence is performed.

The decay sequence starts turning on both the low sides of the full-bridge (slow decay), after the behavior of the PWM current control depends on the DECAY input:

• When the DECAY input is low (mixed decay): the system switches from slow decay to quasi-synchronous fast decay (the sinking side of the bridge is put in high impedance) when the counter reaches a fixed threshold corresponding to a 5/8<sup>th</sup> of the total decay time (t<sub>OFF</sub>).

As soon as the counter reaches the end of the count it is reset and the bridges return in the ON state.

• When the DECAY input is high (slow decay only): the system stays in slow decay until the counter reaches the end of the count, then it is reset and the bridges returns in the ON state.

The description of the ON, slow decay and fast decay status are listed in Table 11.

| Current direction <sup>(1)</sup> | ON         | Slow decay | Fast decay<br>(quasi-synch.) |  |
|----------------------------------|------------|------------|------------------------------|--|
| _                                | HSX1 = OFF | HSX1 = OFF | HSX1 = OFF                   |  |
| Zero                             | LSX1 = OFF | LSX1 = OFF | LSX1 = OFF                   |  |
| (power bridge<br>disabled)       | HSX2 = OFF | HSX2 = OFF | HSX2 = OFF                   |  |
| disabled)                        | LSX2 = OFF | LSX2 = OFF | LSX2 = OFF                   |  |
|                                  | HSX1 = ON  | HSX1 = OFF | HSX1 = OFF                   |  |
| $X1 \rightarrow X2$              | LSX1 = OFF | LSX1 = ON  | LSX1 = ON                    |  |
| $X \rightarrow XZ$               | HSX2 = OFF | HSX2 = OFF | HSX2 = OFF                   |  |
|                                  | LSX2 = ON  | LSX2 = ON  | LSX2 = OFF                   |  |
|                                  | HSX1 = OFF | HSX1 = OFF | HSX1 = OFF                   |  |
| X1 ← X2                          | LSX1 = ON  | LSX1 = ON  | LSX1 = OFF                   |  |
| $A I \leftarrow A Z$             | HSX2 = ON  | HSX2 = OFF | HSX2 = OFF                   |  |
|                                  | LSX2 = OFF | LSX2 = ON  | LSX2 = ON                    |  |

Table 11. ON, slow decay and fast decay states

1. The current direction is set according to *Table 8* or *Table 9*.

The reference voltage value, VREF, has to be selected according to the load current target value (peak value) and the sense resistors value.

#### **Equation 1**



The choice of the sense resistors value must take into account two main issues:

- The sensing resistor dissipates energy and provides dangerous negative voltages on the SENSE pins during the current recirculation. For this reason the resistance of this component should be kept low (using multiple resistors in parallel will help obtaining the required power rating with standard resistors).
- The lower is the RSNS value, the higher is the peak current error due to noise on the VREF pin and to the input offset of the current sense comparator: too small values of RSNS must be avoided.



#### Figure 5. PWM current control sequence in mixed decay (DECAY = '0')

*Note:* When the voltage on the SNS pins exceeds the absolute ratings, fault condition is triggered and the EN\FAULT output is forced low.



#### **TOFF** adjustment

The total OFF time is adjusted through an external resistor connected between the TOFF pin and ground as shown in *Figure 6*.





The relation between the total OFF time and the external resistor value is shown in the graph of *Figure* 7. The value typically ranges from 10  $\mu$ s to 150  $\mu$ s. The recommended value for R<sub>OFF</sub> is in the range between 5 k $\Omega$  and 180 k $\Omega$ .





The resulting OFF time depends on the decay mode selected:

- DECAY = 'L', mixed decay  $\Rightarrow$  t<sub>OFF</sub> = t<sub>OFF,SLOW</sub> + t<sub>OFF,FAST</sub>
- DECAY = 'H', slow decay  $\Rightarrow$  t<sub>OFF</sub> = t<sub>OFF,SLOW</sub>



### 5.4 Overcurrent and short-circuit protections

The device embeds circuitry protecting each power output against the overload and shortcircuit conditions (short-circuit to ground, short-circuit to VS and short-circuit between outputs).

When the overcurrent or the short-circuit protection is triggered the power stage is disabled and the EN\FAULT input is forced low through the integrated open-drain MOSFET discharging the external  $C_{EN}$  capacitor (refer to *Figure 8*).

The power stage is kept disabled and the open-drain MOSFET is kept ON until the EN\FAULT input falls below the V<sub>RELEASE</sub> threshold, then the C<sub>EN</sub> capacitor is charged through the external R<sub>EN</sub> resistor.



#### Figure 8. Overcurrent and short-circuit protections management

The total disable time after an overcurrent event can be set sizing properly the external network connected to the EN\FAULT pin (refer to *Figure 9*).

#### Equation 2

 $t_{DIS} = t_{discharge} + t_{charge}$ 



But  $t_{\text{charge}}$  is normally very higher than  $t_{\text{discharge}}$  we can consider only the second one contribution:

$$t_{DIS} \cong R_{EN} \bullet C_{EN} \bullet In \frac{(V_{DD} - R_{EN} \bullet I_{PD}) - V_{RELEASE}}{(V_{DD} - R_{EN} \bullet I_{PD}) - V_{IH}}$$

Where  $V_{DD}$  is the pull-up voltage of the R<sub>EN</sub> resistor.









Figure 10. Overcurrent threshold versus temperature normalized at 25 °C



### 5.5 Thermal shutdown

The device embeds circuitry protecting it from the overtemperature condition.

When the thermal shutdown temperature is reached the power stage is disabled and the EN\FAULT input is forced low through the integrated open-drain MOSFET (refer to *Figure 11*).

The protection and the EN\FAULT output are released when the IC temperature returns below a safe operating value ( $T_{jSD}$  -  $T_{jSD,Hyst}$ ).



Figure 11. Thermal shutdown management



## 5.6 ESD protection strategy



Figure 12. ESD protection strategy



#### **Typical applications** 6

| Table 12. Typical application values  |                                  |  |  |  |
|---------------------------------------|----------------------------------|--|--|--|
| Name                                  | Value                            |  |  |  |
| C <sub>S</sub>                        | 330 nF                           |  |  |  |
| C <sub>SPOL</sub>                     | 33 µF                            |  |  |  |
| R <sub>SNSA</sub> , R <sub>SNSB</sub> | 330 mΩ / 1 W                     |  |  |  |
| C <sub>EN</sub>                       | 10 nF                            |  |  |  |
| R <sub>EN</sub>                       | 39 kΩ                            |  |  |  |
| C <sub>STBY</sub>                     | 1 nF                             |  |  |  |
| R <sub>STBY</sub>                     | 18 kΩ                            |  |  |  |
| R <sub>OFF</sub>                      | 10 kΩ (T <sub>OFF</sub> ≅ 13 μs) |  |  |  |



#### Figure 13. Typical application schematic



### 7 Layout recommendations

The STSPIN820 integrates the power stage; in order to improve the thermal dissipation, the exposed pad must be connected to the ground plane on the bottom layer using multiple vias equally spaced. This ground plane acts as a heatsink, for this reason it should be as wide as possible.

The voltage supply V<sub>S</sub> must be stabilized and filtered with a ceramic bypass capacitor, typically 330 nF. It must be placed on the same side and as close as possible to the VS pin in order to reject high frequency noise components on the supply. A bulk capacitor could also be required (typically a 33  $\mu$ F). The connection between the power supply connector and the V<sub>S</sub> pins must be as short as possible using wide traces.

In order to ensure the best ground connection between the STSPIN820 and the other components, a GND plane surrounding the device is recommended.

A capacitor between the REF pin and ground should be positioned as near as possible to the device in order to filter the noise and stabilize the reference voltage.

Several vias should be positioned as near as possible each sense resistor connecting them to the ground plane on the bottom layer. In this way, both the GND planes provide a path for the current flowing into the power stage.

The path between the ground of the shunt resistors and the ceramic bypass capacitor of the device is critical; for this reason it must be as short as possible minimizing parasitic inductances that can cause voltage spikes on SENSE and OUT pins.

The OUT pins and the VS nets can be routed using the bottom layer, it is recommended to use two vias for output connections.



#### Figure 14. PCB layout example (top layer)



## 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 8.1 TFQFPN 4 x 4 x 1.05- 24L package information



Figure 15. TFQFPN 4 x 4 x 1.05- 24L package outline



|        |      |                 | - <b>J</b> |      |
|--------|------|-----------------|------------|------|
| Symbol |      | Dimensions (mm) | 1          | Note |
| Cymzo. | Min. | Тур.            | Max.       | NOLE |
| A      | 0.90 | 1.00            | 1.10       | -    |
| A1     | 0.00 | 0.02            | 0.05       | -    |
| b      | 0.20 | 0.25            | 0.30       | (1)  |
| D      | 3.90 | 4.00            | 4.10       | -    |
| D2     | 2.55 | 2.60            | 2.65       | -    |
| E      | 3.90 | 4.00            | 4.10       | -    |
| E2     | 2.55 | 2.60            | 2.65       | -    |
| е      | -    | 0.50            | -          | -    |
| L      | 0.35 | 0.40            | 0.45       | -    |
| k      | -    | 0.30            | -          | -    |
| ddd    | -    | 0.05            | -          | -    |

Table 13. TFQFPN 4 x 4 x 1.05 - 24L package mechanical data

1. Dimension "b" does not include the dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm.



#### Figure 16. TFQFPN 4 x 4 x 1.05 - 24L suggested footprint



## 9 Ordering information

| Order code | Package                    | Packaging     |  |  |  |  |
|------------|----------------------------|---------------|--|--|--|--|
| STSPIN820  | TFQFPN 4 x 4 x 1.05 - 24 L | Tape and reel |  |  |  |  |

#### Table 14. Device summary

## 10 Revision history

| Date        | Revision | Changes                                                                                                           |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------|
| 27-Sep-2017 | 1        | Initial release.                                                                                                  |
| 19-Dec-2017 | 2        | Added Section 2.3: Thermal data on page 6.<br>Added Note: on page 17.<br>Minor modifications throughout document. |





#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

