**LF353** SLOS012C -MARCH 1987-REVISED MARCH 2016 # LF353 Wide-Bandwidth JFET-Input Dual Operational Amplifier ### **Features** - Low Input Bias Current 50 pA Typical - Low Input Noise Current 0.01 pA/ $\sqrt{\text{Hz}}$ Typical - Low Supply Current 3.6 mA Typical - High Input Impedance 10<sup>12</sup> Ω Typical - Internally-Trimmed Offset Voltage - Gain Bandwidth 3 MHz Typical - High Slew Rate 13 V/µs Typical # Applications - Motor Integrated Systems: UPS - Drives and Control Solutions: AC Inverter and VF **Drives** - Renewables: Solar Inverters - Pro Audio Mixers - Oscilloscopes # 3 Description This LF353 device is a low-cost, high-speed, JFETinput operational amplifier with very low input offset voltage. It requires low supply current yet maintains a large gain-bandwidth product and a fast slew rate. In addition, the matched high-voltage JFET input provides very low input bias and offset currents. The LF353 can be used in applications such as highspeed integrators, digital-to-analog sample-and-hold circuits, and many other circuits. The LF353 is characterized for operation from 0°C to #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | LF353D | SOIC (8) | 4.90 mm × 3.91 mm | | LF353P | PDIP (8) | 9.81 mm × 6.35 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. # **Table of Contents** | 1 | Features 1 | 8.3 Feature Description 8 | |---|--------------------------------------|-----------------------------------------------------| | 2 | Applications 1 | 8.4 Device Functional Modes 8 | | 3 | Description 1 | 9 Application and Implementation 9 | | 4 | Revision History2 | 9.1 Application Information9 | | 5 | Pin Configuration and Functions | 9.2 Typical Application9 | | 6 | Specifications4 | 10 Power Supply Recommendations 10 | | • | 6.1 Absolute Maximum Ratings 4 | 11 Layout 11 | | | 6.2 ESD Ratings | 11.1 Layout Guidelines 11 | | | 6.3 Recommended Operating Conditions | 11.2 Layout Example11 | | | 6.4 Thermal Information | 12 Device and Documentation Support 12 | | | 6.5 Electrical Characteristics | 12.1 Documentation Support 12 | | | 6.6 Switching Characteristics | 12.2 Community Resources 12 | | | 6.7 Typical Characteristics | 12.3 Trademarks 12 | | 7 | Parameter Measurement Information | 12.4 Electrostatic Discharge Caution 12 | | 8 | Detailed Description8 | 12.5 Glossary | | • | 8.1 Overview 8 | 13 Mechanical, Packaging, and Orderable Information | | | 8.2 Functional Block Diagram 8 | 12 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. # Changes from Revision B (August 1994) to Revision C **Page** Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and # 5 Pin Configuration and Functions ### **Pin Functions** | PIN | | 1/0 | DESCRIPTION | | | | | | | |-------------------|-----|-----|-------------------------|--|--|--|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | | | | 1OUT | 1 | 0 | Output | | | | | | | | 1IN- | 2 | I | Inverting input | | | | | | | | 1IN+ | 3 | I | Noninverting input | | | | | | | | V <sub>CC</sub> - | 4 | _ | Negative supply voltage | | | | | | | | 2IN+ | 5 | I | Noninverting input | | | | | | | | 2IN- | 6 | I | Inverting input | | | | | | | | 2OUT | 7 | 0 | Output | | | | | | | | V <sub>CC+</sub> | 8 | _ | Positive supply voltage | | | | | | | # 6 Specifications # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |-------------------|--------------------------------------------------------|-------|-------|------| | V <sub>CC+</sub> | Supply voltage | | 18 | V | | V <sub>CC</sub> - | Supply voltage | | -18 | V | | VID | Differential input voltage | | ±30 | V | | VI | Input voltage <sup>(2)</sup> | | ±15 | V | | | Duration of output short circuit | Unlin | nited | S | | | Continuous total power dissipation | | 500 | mW | | | Lead temperature 1.6 mm (1/16 inch) from case for 10 s | | 260 | °C | | TJ | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | V | Floatroototic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------|-----------------------|-----------------------|----------------------|------| | V <sub>CC+</sub> | Supply voltage | 3.5 | 18 | V | | V <sub>CC</sub> - | Supply voltage | -3.5 | -18 | V | | $V_{CM}$ | Common-mode voltage | V <sub>CC</sub> - + 4 | V <sub>CC+</sub> – 4 | V | | T <sub>A</sub> | Operating temperature | 0 | 70 | °C | ### 6.4 Thermal Information | | | LF | | | |----------------------|----------------------------------------------|----------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | P (PDIP) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 106.6 | 55.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 51.5 | 45 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 46.5 | 32.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 9.8 | 22.6 | °C/W | | $\psi_{JB}$ | Junction-to-board characterization parameter | 46.1 | 32.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. Product Folder Links: LF353 <sup>(2)</sup> Unless otherwise specified, the absolute maximum negative input voltage is equal to the negative power supply voltage. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.5 Electrical Characteristics $T_A = 0$ °C to 70°C, $V_{CC+} = \pm 15$ V (unless otherwise noted) | | PARAMETER | TEST COND | ITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------|------------------|-------|----------|-------| | V <sub>IO</sub> | Input offset voltage | $V_{IC} = 0$ , $R_S = 10 \text{ k}\Omega$ $\frac{T_A = 25^{\circ}\text{C}}{\text{Full range}^{(1)}}$ | | | 5 | 10<br>13 | mV | | $\alpha_{VIO}$ | Average temperature coefficient of inputs offset voltage | $V_{IC} = 0$ , $R_S = 10 \text{ k}\Omega$ | | 10 | | μV/°C | | | I <sub>IO</sub> Input offset current <sup>(2)</sup> | | V 0 | T <sub>A</sub> = 25°C | | 25 | 100 | pA | | | | V <sub>IC</sub> = 0 | T <sub>A</sub> = 70°C | | | 4 | nA | | | Input bias current <sup>(2)</sup> | V 0 | T <sub>A</sub> = 25°C | | 50 | 200 | pА | | I <sub>IB</sub> Input bias current <sup>(2)</sup> | | $V_{IC} = 0$ | T <sub>A</sub> = 70°C | | | 8 | nA | | V | Common-mode input voltage | Lower limit of range | | -11 | -12 | | V | | $V_{ICR}$ | range | Upper limit of range | | 11 | 15 | | V | | V <sub>OM</sub> | Maximum peak output voltage swing | R <sub>L</sub> = 10 kΩ | | ±12 | ±13.5 | | V | | ۸ | l anno airmal differential caltern | V .40.V/ D 0.1:0 | T <sub>A</sub> = 25°C | 25 | 100 | | \//\/ | | $A_{VD}$ | Large-signal differential voltage | $V_O = \pm 10 \text{ V}, R_L = 2 \text{ k}\Omega$ | Full range <sup>(1)</sup> | 15 | | | V/mV | | r <sub>i</sub> | Input resistance | $T_J = 25^{\circ}C$ | | 10 <sup>12</sup> | | Ω | | | CMRR | Common-mode rejection ratio | R <sub>S</sub> ≤ 10 kΩ | | 70 | 100 | | dB | | k <sub>SVR</sub> | Supply-voltage rejection ratio | See (3) | 70 | 100 | | dB | | | I <sub>CC</sub> | Supply current | | | | 3.6 | 6.5 | mA | <sup>(1)</sup> Full range is 0°C to 70°C # 6.6 Switching Characteristics $V_{CC\pm} = \pm 15 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|--------------------------------|--------------------------------------|-----|------|-----|--------------------| | $V_{O1}/V_{O2}$ | Crosstalk attenuation | f = 1 kHz | | 120 | | dB | | SR | Slew rate | | 8 | 13 | | V/µs | | B1 | Unity-gain bandwidth | | | 3 | | MHz | | V <sub>n</sub> | Equivalent input noise voltage | $f = 1 \text{ kHz}, R_S = 20 \Omega$ | | 18 | | nV/√ <del>Hz</del> | | In | Equivalent input noise current | f = 1 kHz | | 0.01 | | pA/√ <del>Hz</del> | Copyright © 1987–2016, Texas Instruments Incorporated <sup>(2)</sup> Input bias currents of a FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive. Pulse techniques must be used that will maintain the junction temperatures as close to the ambient temperature as possible. <sup>(3)</sup> Supply-voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously. # TEXAS INSTRUMENTS # 6.7 Typical Characteristics # 7 Parameter Measurement Information Figure 4. Unity-Gain Amplifier # 8 Detailed Description #### 8.1 Overview The LF353 device is a JFET-input operational amplifier with low input bias and offset currents and fast slew rate. Each amplifier features JFET inputs (for high input impedance) coupled with bipolar output stages integrated on a single monolithic chip. The output is protected against shorts due to the resistive $200-\Omega$ output impedance. ### 8.2 Functional Block Diagram # 8.3 Feature Description #### 8.3.1 Slew Rate The slew rate is the rate at which an operational amplifier can change its output when there is a change on the input. These devices have a 13-V/µs slew rate. ### 8.4 Device Functional Modes These devices are powered on when the supply is connected. This device can be operated as a single-supply operational amplifier or dual-supply amplifier depending on the application. Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The LF353 has two independent amplifiers that have very low input bias current which allow using higher resistance resistors in the feedback network. The upper input common mode range goes to the upper supply rail. The lower common mode range does not include the negative supply rail. Output resistance is 200 ohms to protect the device from accidental shorts. ### 9.2 Typical Application A typical application for an operational amplifier is an inverting amplifier. This amplifier takes a positive voltage on the input, and makes it a negative voltage. In the same manner, it also makes negative voltages positive. Figure 5. Inverting Amplifier #### 9.2.1 Design Requirements The supply voltage must be chosen such that it is larger than the input voltage range and output range. For instance, this application scales a signal of $\pm 0.5$ V to $\pm 1.8$ V. Setting the supply at $\pm 12$ V is sufficient to accommodate this application. #### 9.2.2 Detailed Design Procedure Determine the gain required by the inverting amplifier using Equation 1 and Equation 2. $$A_{V} = \frac{VOUT}{VIN}$$ $$A_{V} = \frac{1.8}{-0.5} = -3.6$$ (2) Once the desired gain is determined, choose a value for RI or RF. Choosing a value in the $k\Omega$ range is desirable because the amplifier circuit uses currents in the mA range. This ensures the part does draw too much current. For this example, choose 10 $k\Omega$ for RI and 36 $k\Omega$ for RF, as shown in Equation 3. $$A_{V} = -\frac{RF}{RI} \tag{3}$$ Copyright © 1987–2016, Texas Instruments Incorporated Submit Documentation Feedback # **Typical Application (continued)** # 9.2.3 Application Curve Figure 6. Input and Output Voltages of the Inverting Amplifier # 10 Power Supply Recommendations ### **CAUTION** Supply voltages larger than 36 V for a single-supply or outside the range of ±18 V for a dual-supply can permanently damage the device (see the *Absolute Maximum Ratings*). Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout Example*. # 11 Layout ### 11.1 Layout Guidelines For best operational performance of the device, use the following layout guidelines: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see Circuit Board Layout Techniques (SLOA089). - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Layout Example. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. # 11.2 Layout Example Figure 7. Operational Amplifier Board Layout for Noninverting Configuration Figure 8. Operational Amplifier Schematic for Noninverting Configuration Copyright © 1987–2016, Texas Instruments Incorporated # 12 Device and Documentation Support ## 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation see Circuit Board Layout Techniques (SLOA089). ## 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 2 Submit Documentation Feedback www.ti.com 8-Aug-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|---|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | LF353D | LIFEBUY | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LF353 | | | LF353DG4 | LIFEBUY | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LF353 | | | LF353DR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LF353 | Samples | | LF353DRE4 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LF353 | Samples | | LF353P | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | LF353P | Samples | | LF353PE4 | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | LF353P | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # PACKAGE OPTION ADDENDUM www.ti.com 8-Aug-2022 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|---------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ĺ | LF353DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | | LF353DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------|--------------|-----------------|------|------|-------------|------------|-------------| | LF353DR | SOIC | D | 8 | 2500 | 340.5 | 336.1 | 25.0 | | LF353DR | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 # **TUBE** ### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------|--------------|--------------|------|-----|--------|--------|--------|--------| | LF353D | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | LF353D | D | SOIC | 8 | 75 | 507 | 8 | 3940 | 4.32 | | LF353DG4 | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | LF353DG4 | D | SOIC | 8 | 75 | 507 | 8 | 3940 | 4.32 | | LF353P | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | LF353PE4 | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT # NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # P (R-PDIP-T8) # PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated